# **COA Lab Project Report**



#### **Fall 2023**

#### **CSE-304L Computer Organization & Architecture Lab**

Shahzad Bangash (21PWCSE1980)

Suleman Shah (21PWCSE1983)

Ali Asghar (21PWCSE2059)

Muhammad Shahab (21PWCSE2074)

"On our honor, as students of University of Engineering and Technology, we have neither given nor received unauthorized assistance on this academic work."

Submitted to:

Dr. Bilal Habib

January 31, 2024

Department of Computer Systems Engineering
University of Engineering and Technology, Peshawar

# **Sections:**

| • | Introduction          | Page #3  |
|---|-----------------------|----------|
| • | SAP-1                 | Page #3  |
| • | Tools Used            | Page #4  |
| • | SAP-1 Instruction Set | Page #4  |
| • | Modules Used          | Page #4  |
| • | SAP-1 Operation       | Page #15 |
| • | Simulation            | Page #16 |
| • | Conclusion            | Page #20 |
| • | References            | Page #20 |

# **SAP-1** Implementation in Verilog

# **Introduction:**

The SAP-1 (Simple As Possible-1) computer architecture serves as an excellent educational tool for understanding the fundamentals of computer architecture and organization. This project involves implementing the SAP-1 architecture in Verilog.

### **SAP-1:**

The SAP-1 (Simple As Possible-1) serves as an entry-level model for understanding fundamental concepts of computer architecture. It consists of various modules, including a clock, program counter, registers, adder, memory, instruction register, bus, and controller. It provides a hands-on approach to learning the principles of computer organization and operation. This project is made with the help of Austin Morlan, you can check out his project in website given in references [1]. The overview of SAP-1 is shown in the figure 1.



Figure 1, SAP-1 All modules

### **Tools Used:**

#### 1. Verilog

A hardware descriptive language which we used to write code for SAP-1.

#### 2. Model Sim[2]

A tool for simulation and debugging tool often used in the field of digital electronics and integrated circuit design.

## **SAP-1 Instruction Set:**

All instruction in our SAP-1 consists of opcode and operand. The opcode is 4 bits and operand are 4 bits making total of each instruction 8 bits. There are a total of **four** instructions in our SAP-1 Implementation. They are described below one by one.

#### 1. LDA:

This instruction loads the data from a specific memory location into the accumulator. The memory address is specified in the operand.

#### 2. ADD:

This instruction adds the data from a specific memory location to the data in the accumulator. The result is stored in the accumulator. The memory address is specified in the operand.

#### 3. SUB:

This instruction subtracts the data at a specific memory location from the data in the accumulator. The result is stored in the accumulator. The memory address is specified in the operand.

#### 4. HLT:

This instruction stops the execution of the program.

## **Modules Used:**

The subsequent sections provide detailed explanations of each module.

## 1. Clock:

The clock module creates the clock signal and can stop the system when necessary. It takes an input called **clk\_in** and produces an output named **clk\_out**. The output mirrors the input unless the **hlt** signal is activated, in which case the output becomes zero. This feature is crucial for the **HLT** instruction, allowing the computer to halt its operations. If a program doesn't need to run indefinitely, the **HLT** instruction can be used to stop all further execution by halting the clock.



Figure 2, clock module

```
lop.v lop.v loop.ram.bin l
```

Figure 3, clock module code

# 2. Program Counter (PC):

The program counter stores the address of the next instruction to be executed. This module increments its value from 0x0 (0) to 0xF (15). When the clock rises and inc is asserted, the PC is increased by one otherwise, it remains unchanged. The rst signal resets PC to zero when triggered.



Figure 4, Program Counter module

```
module pc(
 2
          input clk,
 3
          input rst,
 4
          input inc,
5
         output[7:0] out
6
     -);
7
8
     reg[3:0] pc;
9
    □always @ (posedge clk, posedge rst) begin
11
          if (rst) begin
12
              pc <= 4'b0;
13
          end else if (inc) begin
14
              pc <= pc + 1;
15
          end
16
     end
17
18
     assign out = pc;
19
     endmodule
```

Figure 5, Program Counter module code

# 3. Register A:

Register A is basically accumulator which is the main register of the computer and many of the instructions depend upon it. Its internals look similar to some of the things seen previously: a **clk**, a **rst**, and an **out**. Bus is an input which is driven by some other module and Register A can read from it when it needs to load which happens when **load** is asserted.



Figure 6, Register A module

```
🗷 🔡 program.bin 🗷 📇 adder.v 🗵 📇 clock.v 🗷 📇 top_tb.v 🗵 📇 controller.v 🗵 🛗 ir.v 🗵 🛗 memory
    module reg a(
           input clk,
 2
 3
           input rst,
 4
           input load,
 5
           input[7:0] bus,
 6
           output[7:0] out
 7
     -);
 8
 9
      reg[7:0] reg a;
10
11
    □always @ (posedge clk, posedge rst) begin
12
           if (rst) begin
13
               reg a <= 8'b0;
14
           end else if (load) begin
15
               reg a <= bus;
16
           end
17
     end
18
19
      assign out = reg a;
20
21
      endmodule
```

Figure 7, Register A module code

# 4. Register B:

Register B is identical to Register A in design but when it is used, it never drives the bus directly, its output is fed to the Adder only. The SAP-1 is designed so that Register A is where the main action occurs and Register B supports it.



```
⊟module reg b(
          input clk,
 3
          input rst,
 4
          input load,
 5
          input[7:0] bus,
          output[7:0] out
 6
7
    -);
9
     reg[7:0] reg b;
10
    palways @ (posedge clk, posedge rst) begin
11
12
          if (rst) begin
13
              reg b <= 8'b0;
          end else if (load) begin
14
15
              reg b <= bus;
16
          end
17
     end
18
19
     assign out = reg b;
21
     endmodule
```

Figure 9, Register B module code

#### 5. Adder:

The SAP-1 can only do addition and subtraction. The arithmetic module is called the Adder even though it also does subtraction (subtraction is just addition of a negative number after all). Notice the lack of a clock signal. The adder is constantly calculating either addition or subtraction based on the values in a and b and being placed directly onto its output **out**.



Figure 10, Adder module

Figure 11, Adder module code

## 6. Memory:

The SAP-1 has **16 bytes** of memory. There is a 4-bit register called the **Memory Address Register (MAR)** which is used to store a memory address. The SAP-1 takes two clock cycles to read from memory, one cycle loads an address from the bus into the MAR (using the **load** signal) and the second cycle uses the value in the MAR to address into **ram** and output that value onto the bus.

The **initial** block is used to initialize the memory by loading its contents from a file which is an easy way to set the memory. The file has sixteen lines where each line represents a byte of memory.



Figure 12, Memory module

```
☑ = program.bin ☑ = adder.v ☑ = clock.v ☑ = top tb.v ☑ = controller.v ☑ = ir.v ☑ = memory.v ☑
    module memory (
 2
          input clk,
 3
          input rst,
 4
          input load,
 5
          input[7:0] bus,
 6
          output[7:0] out
 7
9
    □initial begin
          $readmemh("program.bin", ram);
10
11
     end
12
13
     reg[3:0] mar;
      reg[7:0] ram[0:15];
14
15
    palways @ (posedge clk, posedge rst) begin
16
17
          if (rst) begin
18
               mar <= 4'b0;
19
          end else if (load) begin
               mar \le bus[3:0];
21
          end
22
      end
```

Figure 13, Memory module code

## 7. Instruction Register (IR):

Before an instruction can be interpreted and acted upon, it needs to be loaded from memory into a module that can separate the opcode from the data. That's the job of the **Instruction Register (IR).** 

An instruction has two components: the upper four bits are the **opcode** and the lower four bits are the **operand**. Some instructions use an operand and some don't in which case it will be ignored.

The **rst** and **load** signals do what they've done in other modules and the entire instruction is driven onto the output **out**. Later on when its used its divided into its two 4-bit components: the opcode and operand.



Figure 14, Instruction register module

```
☑ 📑 program.bin 🗵 📑 adder.v 🗵 📑 dock.v 🗵 📑 top_tb.v 🗵 📇 controller.v 🗵 📑 ir.v 🗵
top.v
     □module ir(
 1
 2
           input clk,
 3
           input rst,
 4
           input load,
 5
           input[7:0] bus,
           output[7:0] out
 6
 7
      L);
 8
 9
      reg[7:0] ir;
10
11
     □always @ (posedge clk, posedge rst) begin
12
           if (rst) begin
                ir <= 8'b0;
13
14
           end else if (load) begin
15
                ir <= bus;
16
           end
17
      end
18
19
      assign out = ir;
21
      endmodule
```

Figure 15, Instruction register module code

#### **8. Bus:**

The **bus** is how all of the modules send data between themselves. When one module needs to send data to another, it puts it on the bus. When one module needs to receive data from another, it reads it from the bus. All is coordinated by certain signals being asserted at certain times: a load signal reads from the bus and an enable signal outputs onto the bus.

The bus is eight bits and nothing more than wires that go between every component in the computer. It's eight bits wide because it's an 8-bit computer. All data operations occur in units of eight bits.

As shown in the module descriptions above, every module has an output called out which is always being driven by whatever value/logic the module contains. The controller then asserts an enable signal for whichever module's output is needed on the bus.

To select the proper module to be the only one driving the bus, I multiplexed the five module outputs (adder\_out, a\_out, ir\_out, mem\_out, pc\_out) using the five enable signals (adder\_en, a\_en, ir\_en, mem\_en, pc\_en) as the select. When no enable signals are asserted, the bus is driven with zero.

#### 9. Controller:

The controller is the most complicated part of the computer and is where all of the interesting stuff happens. It decides what the computer will do next by asserting the different **control signals** that have gone into each of the modules.

Those control signals are:

- hlt Halt execution of the computer
- pc\_inc Increment the Program Counter
- pc\_en Put the value in the Program Counter onto the bus
- mar\_load Load an address into the Memory Address Register
- mem\_en Put a value from memory onto the bus
- ir\_load Load a value from the bus into the Instruction Register
- ir\_en Put the value in the Instruction Register onto the bus
- a\_load Load a value from the bus into A
- a en Put the value in A onto the bus
- b load Load a value from the bus into B
- adder\_sub Subtract the value in B from A
- adder\_en Put the adder's value onto the bus

The controller module controls the behavior of the computer by asserting those signals at different times according to different stimuli.

Instruction execution occurs in a series of stages where each stage takes one clock cycle. The SAP-1 has six stages, starting at Stage 0 and counting to Stage 5, at which point it returns back to Stage 0 again. It continues on like that forever with every tick of the clock: 0, 1, 2, 3, 4, 5, 0, 1, 2, 3, 4, 5, etc.

There is a 3-bit stage register (allowing values from 0 to 7) and with each tick of the clock the stage increases by one. Once it hits 5, it goes back to 0. It changes stage on the negative clock edge so that the signals will be set up properly before the modules need them on the next positive clock edge.

opcode is passed from the IR into the controller module to do different things based on what instruction is currently executing. What it does depends on the instruction and the stage of execution.

Finally, the output of the controller is the twelve control signals listed above. Different stages of different instructions will assert different signals to accomplish different things. Rather than pass the signals in individually, We pass them all in a single 12-bit value where each bit represents one of the signals. That keeps the code cleaner and makes it easier to set all the bits to zero before setting the ones that need to be asserted at that time.



Figure 16, Controller module

```
Ln#
    pmodule controller (
 1
 2
              input clk,
 3
              input rst,
 4
              input[3:0] opcode,
 5
              output[11:0] out
 6
     );
 7
 8
     localparam SIG HLT
                          = 11;
 9
     localparam SIG PC INC
                              = 10;
10
     localparam SIG PC EN
                               = 9;
11
     localparam SIG MEM LOAD = 8;
12
     localparam SIG MEM EN
                               = 7;
13
     localparam SIG IR LOAD
                               = 6;
14
     localparam SIG IR EN
                               = 5;
15
     localparam SIG A LOAD
                               = 4;
16
     localparam SIG A EN
                               = 3;
17
     localparam SIG B LOAD = 2;
18
     localparam SIG ADDER SUB = 1;
19
     localparam SIG ADDER EN = 0;
20
21
     localparam OP LDA = 4'b0000;
22
     localparam OP ADD = 4'b0001;
23
     localparam OP SUB = 4'b0010;
24
     localparam OP HLT = 4'b1111;
25
26
     reg[2:0] stage;
27
     reg[11:0] ctrl word;
28
29
    dalways @(negedge clk, posedge rst) begin
30
              if (rst) begin
31
                      stage <= 0;
32
              end else begin
```

Figure 17.1 Controller module code

```
if (stage == 5) begin
34
                               stage <= 0;
35
                       end else begin
36
                               stage <= stage + 1;
37
                       end
38
              end
39
     end
40
41
    palways @(*) begin
42
              ctrl word = 12'b0;
43
44
              case (stage)
45
                       0: begin
46
                               ctrl word[SIG PC EN] = 1;
47
                               ctrl_word[SIG_MEM_LOAD] = 1;
48
49
                       1: begin
50
                               ctrl word[SIG PC INC] = 1;
51
                       end
52
                       2: begin
53
                               ctrl_word[SIG_MEM_EN] = 1;
54
                               ctrl_word[SIG_IR_LOAD] = 1;
55
                       end
56
                       3: begin
57
                               case (opcode)
58
                                        OP LDA: begin
59
                                                ctrl_word[SIG_IR_EN] = 1;
60
                                                ctrl word[SIG MEM LOAD] = 1;
61
                                        end
62
                                        OP ADD: begin
63
                                                ctrl word[SIG IR EN] = 1;
64
                                                ctrl word[SIG MEM LOAD] = 1;
65
                                        end
```

Figure 17.2 Controller module code

```
OP_SUB: begin
                                                   ctrl_word[SIG_IR_EN] = 1;
ctrl_word[SIG_MEM_LOAD] = 1;
68
69
70
                                          end
                                          OP_HLT: begin
71
72
                                                   ctrl word[SIG HLT] = 1;
                                          end
                                 endcase
                        end
                        4: begin
76
                                 case (opcode)
                                          OP LDA: begin
78
                                                   ctrl word[SIG MEM EN] = 1;
79
                                                   ctrl word[SIG A LOAD] = 1;
80
81
82
                                          OP_ADD: begin
                                                   ctrl_word[SIG_MEM_EN] = 1;
83
                                                   ctrl_word[SIG_B_LOAD] = 1;
84
85
                                          OP_SUB: begin
86
                                                   ctrl_word[SIG_MEM_EN] = 1;
87
                                                   ctrl_word[SIG_B_LOAD] = 1;
88
89
                                 endcase
90
                        end
91
                        5: begin
92
                                 case (opcode)
93
94
95
                                          OP ADD: begin
                                                   ctrl_word[SIG_ADDER_EN] = 1;
                                                   ctrl_word[SIG_A_LOAD] = 1;
```

Figure 17.3 Controller module code

```
OP SUB: begin
98
                                                  ctrl word[SIG ADDER SUB] = 1;
99
                                                  ctrl_word[SIG_ADDER_EN] = 1;
                                                  ctrl word[SIG A LOAD] = 1;
101
                                         end
102
                                endcase
103
                        end
104
               endcase
105
      end
106
107
      assign out = ctrl word;
108
109
      endmodule
```

Figure 17.4 Controller module code

# **SAP-1 Operations:**

Our SAP-1 has **four** operations that it can perform:

- [0000] LDA \$X Load the value at memory location \$X into A.
- [0001] ADD \$X Add the value at memory location \$X to A and store the sum in A.
- **[0010] SUB \$X** Subtract the value at memory location \$X from A and store the difference in A.
- [1111] HLT Halt execution of the program.

The values in the brackets represent the **opcode** and all but HLT have an operand. LDA, for example, has the opcode **0000** and its operand is the address of the value to be loaded into A.

Every instruction has the same **first three stages** which fetch the next instruction from memory based on the current value in the PC.

- All Instructions
  - o Stage 0
    - Put the PC onto the bus (pc\_en)
    - Load that value into the MAR (mar\_load)
  - Stage 1
    - Increment the PC (pc\_inc)
  - Stage 2
    - Put whatever is in memory at the MAR address onto the bus (mem\_en)
       Load it into the IR (ir\_load)

After the first **three stages**, the actions performed during the next three differ depending on the instruction, and some of the instructions do nothing at all.

- LDA
  - o Stage 3
    - Put the instruction operand onto the bus (ir\_en)
    - Load that value into the MAR (mar\_load)

- Stage 4
  - Put whatever is in memory at the MAR address onto the bus (mem\_en)
  - Load that value into Register A (a\_load)
- Stage 5
  - Idle
- ADD
  - o Stage 3
    - Put the instruction operand onto the bus (ir\_en)
    - Load that value into the MAR (mar\_load)
  - o Stage 4
    - Put whatever is in memory at the MAR address onto the bus (mem\_en)
    - Load that value into Register B (b\_load)
  - Stage 5
    - Put the value in the adder onto the bus (adder\_en)
    - Load that value into Register A (a\_load)
- SUB
  - o Stage 3
    - Put the instruction operand onto the bus (ir\_en)
    - Load that value into the MAR (mar\_load)
  - o Stage 4
    - Put whatever is in memory at the MAR address onto the bus (mem\_en)
    - Load that value into Register B (b\_load)
  - Stage 5
    - Do subtraction rather than addition (adder\_sub)
    - Put the value in the adder onto the bus (adder\_en)
    - Load that value into Register A (a\_load)
- HLT
  - o Stage 3
    - Halt the clock (hlt)
  - o Stage 4
    - Idle
  - Stage 5
    - Idle

## **Simulation:**

All the modules is tested in **top** testbench. It instantiates all of the modules in the computer and connects them to each other. The initial block at the beginning runs once at the start of simulation to create a file called top\_tb.v which contains all of the simulation data.

```
module top(
          input CLK
3
    -);
4
5
     reg[7:0] bus;
6
7
     wire rst;
9
     wire hlt;
10
     wire clk;
    □clock clock(
11
12
          .hlt(hlt),
13
          .clk in(CLK),
14
          .clk out (clk)
15
    -);
16
17
     wire pc inc;
18
     wire pc en;
19
     wire[7:0] pc out;
    pc pc (
21
          .clk(clk),
22
          .rst(rst),
          .inc(pc inc),
```

Figure 18.1, Top test bench

```
.inc(pc inc),
24
          .out (pc out)
25
     L);
26
27
     wire mar load;
29
     wire mem en;
30
     wire[7:0] mem out;
    memory mem (
31
32
          .clk(clk),
33
          .rst(rst),
          .load (mar load),
34
          .bus (bus),
35
36
          .out (mem out)
37
     );
38
39
40
     wire a load;
41
     wire a en;
42
     wire[7:0] a out;
43
    ⊟reg a reg a(
44
          .clk(clk),
45
          .rst(rst),
```

Figure 18.2, Top test bench

```
.rst(rst),
45
46
           .load(a load),
47
           .bus (bus),
48
           .out (a out)
49
     -);
50
51
52
      wire b load;
53
      wire[7:0] b out;
54
    ⊟reg b reg b(
55
          .clk(clk),
56
          .rst(rst),
57
          .load(b load),
58
           .bus (bus),
59
          .out (b out)
60
     -);
61
62
     wire adder sub;
63
64
      wire adder en;
65
     wire[7:0] adder out;
66
    ⊟adder adder (
67
          .a(a out),
```

Figure 18.3, Top test bench

```
top.v 🛚
68
           .b(b out),
69
           .sub(adder sub),
           .out(adder out)
71
      );
72
73
74
      wire ir load;
75
      wire ir en;
76
      wire[7:0] ir_out;
77
     ⊟ir ir(
           .clk(clk),
79
           .rst(rst),
           .load(ir load),
81
           .bus (bus),
           .out(ir out)
83
     L);
84
     □controller controller (
86
           .clk(clk),
           .rst(rst),
           .opcode(ir out[7:4]),
89
           .out(
90
```

Figure 18.4, Top test bench

```
91
               hlt,
 92
               pc inc,
 93
               pc en,
 94
               mar load,
 95
               mem en,
 96
               ir load,
 97
               ir en,
 98
               a load,
 99
               a en,
               b load,
               adder sub,
102
               adder en
103
           })
104
      L);
105
106
107
     □always @(*) begin
108
           if (ir en) begin
109
               bus = ir out;
110
           end else if (adder en) begin
111
               bus = adder out;
           end else if (a en) begin
```

Figure 18.5, Top test bench

```
adder en
103
           })
     L);
104
105
106
     □always @(*) begin
107
108
           if (ir en) begin
               bus = ir out;
109
110
           end else if (adder en) begin
111
               bus = adder out;
112
           end else if (a en) begin
113
               bus = a out;
114
           end else if (mem en) begin
115
               bus = mem out;
116
           end else if (pc en) begin
117
               bus = pc out;
118
           end else begin
119
               bus = 8'b0;
120
           end
121
      end
122
123
      endmodule
```

Figure 18.6, Top test bench

**initial blocks** aren't synthesizable; they're purely used for testing. In this case, one is used as a way of simulating a clock by toggling clk\_in 128 times. With each iteration of the loop, clk\_in is set to its inverse  $\sim$ clk\_in. So its state will be 0 -> 1 -> 0 -> 1, etc.

The **#1** is a time delay, which again is non-synthesizable and used only for testing. The test waits one time unit, toggles the clock, loops, waits one time unit, toggles the clock, loops, **128** times.

After configuring it a bit to nicely show the signals that are important, it displays this



Figure 19, Top test bench output

# **Conclusion:**

The Verilog implementation of the SAP-1 computer is successfully implemented and can be update to SAP-2. The modules work together in a synchronized manner, executing instructions and performing arithmetic operations. This project provides valuable experience in Verilog laying the foundation for more advanced computer architectures.

## **References:**

[1]AUSTIN MORLAN. Building an FPGA Computer: SAP-1. https://austinmorlan.com/posts/fpga\_computer\_sap1/

#### [2]ModelSim. Intel.

https://www.intel.com/content/www/us/en/software-kit/750368/modelsim-intel-fpgas-standard-edition-software-version-18-1.html